Verwandte Artikel zu Layout Minimization of CMOS Cells: 160 (The Springer...

Layout Minimization of CMOS Cells: 160 (The Springer International Series in Engineering and Computer Science) - Hardcover

 
9780792391821: Layout Minimization of CMOS Cells: 160 (The Springer International Series in Engineering and Computer Science)
Alle Exemplare der Ausgabe mit dieser ISBN anzeigen:
 
 
Book by Maziasz Robert L Hayes John P

Die Inhaltsangabe kann sich auf eine andere Ausgabe dieses Titels beziehen.

Reseña del editor:
The layout of an integrated circuit (lC) is the process of assigning geometric shape, size and position to the components (transistors and connections) used in its fabrication. Since the number of components in modem ICs is enormous, computer­ aided-design (CAD) programs are required to automate the difficult layout process. Prior CAD methods are inexact or limited in scope, and produce layouts whose area, and consequently manufacturing costs, are larger than necessary. This book addresses the problem of minimizing exactly the layout area of an important class of basic IC structures called CMOS cells. First, we precisely define the possible goals in area minimization for such cells, namely width and height minimization, with allowance for area-reducing reordering of transistors. We reformulate the layout problem in terms of a graph model and develop new graph-theoretic concepts that completely characterize the fundamental area minimization problems for series-parallel and nonseries-parallel circuits. These concepts lead to practical algorithms that solve all the basic layout minimization problems exactly, both for a single cell and for a one-dimensional array of such cells. Although a few of these layout problems have been solved or partially solved previously, we present here the first complete solutions to all the problems of interest.

„Über diesen Titel“ kann sich auf eine andere Ausgabe dieses Titels beziehen.

  • VerlagSpringer
  • Erscheinungsdatum1991
  • ISBN 10 0792391829
  • ISBN 13 9780792391821
  • EinbandTapa dura
  • Anzahl der Seiten188

Versand: EUR 48,99
Von Deutschland nach USA

Versandziele, Kosten & Dauer

In den Warenkorb

Weitere beliebte Ausgaben desselben Titels

9781461366119: Layout Minimization of CMOS Cells: 160 (The Springer International Series in Engineering and Computer Science)

Vorgestellte Ausgabe

ISBN 10:  1461366119 ISBN 13:  9781461366119
Verlag: Springer, 2012
Softcover

Beste Suchergebnisse beim ZVAB

Foto des Verkäufers

Robert L. Maziasz|John P. Hayes
Verlag: Springer US (1991)
ISBN 10: 0792391829 ISBN 13: 9780792391821
Neu Hardcover Anzahl: > 20
Anbieter:
moluna
(Greven, Deutschland)
Bewertung

Buchbeschreibung Gebunden. Zustand: New. Artikel-Nr. 5971315

Weitere Informationen zu diesem Verkäufer | Verkäufer kontaktieren

Neu kaufen
EUR 92,27
Währung umrechnen

In den Warenkorb

Versand: EUR 48,99
Von Deutschland nach USA
Versandziele, Kosten & Dauer
Foto des Verkäufers

John P. Hayes
Verlag: Springer US (1991)
ISBN 10: 0792391829 ISBN 13: 9780792391821
Neu Hardcover Anzahl: 1
Anbieter:
AHA-BUCH GmbH
(Einbeck, Deutschland)
Bewertung

Buchbeschreibung Buch. Zustand: Neu. Druck auf Anfrage Neuware - Printed after ordering - The layout of an integrated circuit (lC) is the process of assigning geometric shape, size and position to the components (transistors and connections) used in its fabrication. Since the number of components in modem ICs is enormous, computer aided-design (CAD) programs are required to automate the difficult layout process. Prior CAD methods are inexact or limited in scope, and produce layouts whose area, and consequently manufacturing costs, are larger than necessary. This book addresses the problem of minimizing exactly the layout area of an important class of basic IC structures called CMOS cells. First, we precisely define the possible goals in area minimization for such cells, namely width and height minimization, with allowance for area-reducing reordering of transistors. We reformulate the layout problem in terms of a graph model and develop new graph-theoretic concepts that completely characterize the fundamental area minimization problems for series-parallel and nonseries-parallel circuits. These concepts lead to practical algorithms that solve all the basic layout minimization problems exactly, both for a single cell and for a one-dimensional array of such cells. Although a few of these layout problems have been solved or partially solved previously, we present here the first complete solutions to all the problems of interest. Artikel-Nr. 9780792391821

Weitere Informationen zu diesem Verkäufer | Verkäufer kontaktieren

Neu kaufen
EUR 113,89
Währung umrechnen

In den Warenkorb

Versand: EUR 32,99
Von Deutschland nach USA
Versandziele, Kosten & Dauer