Verlag: KLUWER ACADEMIC@PUBLISHERS, 1998
ISBN 10: 0792381750 ISBN 13: 9780792381754
Sprache: Englisch
Anbieter: ThriftBooks-Atlanta, AUSTELL, GA, USA
EUR 7,51
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbHardcover. Zustand: Good. No Jacket. Pages can have notes/highlighting. Spine may show signs of wear. ~ ThriftBooks: Read More, Spend Less 1.2.
Anbieter: Better World Books, Mishawaka, IN, USA
Erstausgabe
EUR 10,32
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbZustand: Good. 1st Edition. Former library book; may include library markings. Used book that is in clean, average condition without any missing pages.
Anbieter: Better World Books: West, Reno, NV, USA
EUR 12,04
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbZustand: Good. Used book that is in clean, average condition without any missing pages.
Verlag: Kluwer Academic Publishers, 1999
ISBN 10: 0792385586 ISBN 13: 9780792385585
Sprache: Englisch
Anbieter: ThriftBooks-Atlanta, AUSTELL, GA, USA
EUR 12,04
Währung umrechnenAnzahl: 1 verfügbar
In den WarenkorbHardcover. Zustand: Very Good. No Jacket. May have limited writing in cover pages. Pages are unmarked. ~ ThriftBooks: Read More, Spend Less 1.4.
Anbieter: Ria Christie Collections, Uxbridge, Vereinigtes Königreich
EUR 93,78
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New. In.
EUR 103,03
Währung umrechnenAnzahl: Mehr als 20 verfügbar
In den WarenkorbZustand: New.
EUR 126,07
Währung umrechnenAnzahl: 2 verfügbar
In den WarenkorbBuch. Zustand: Neu. Neuware - Silicon technology now allows us to build chips consisting of tens of millions of transistors. This technology not only promises new levels of system integration onto a single chip, but also presents significant challenges to the chip designer. As a result, many ASIC developers and silicon vendors are re-examining their design methodologies, searching for ways to make effective use of the huge numbers of gates now available. These designers see current design tools and methodologies as inadequate for developing million-gate ASICs from scratch. There is considerable pressure to keep design team size and design schedules constant even as design complexities grow. Tools are not providing the productivity gains required to keep pace with the increasing gate counts available from deep submicron technology. Design reuse - the use of pre-designed and pre-verified cores - is the most promising opportunity to bridge the gap between available gate-count and designer productivity. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition outlines an effective methodology for creating reusable designs for use in a System-on-a-Chip (SoC) design methodology. Silicon and tool technologies move so quickly that no single methodology can provide a permanent solution to this highly dynamic problem. Instead, this manual is an attempt to capture and incrementally improve on current best practices in the industry, and to give a coherent, integrated view of the design process. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition will be updated on a regular basis as a result of changing technology and improved insight into the problems of design reuse and its role in producing high-quality SoC designs.