In silicon CMOS technology, scaling inhibits the device performance to a wide extent due to increased power dissipation and short channel effects. Therefore the need for alternative material and technology has become predominant for future devices in the nanometer regime. As the device scaling continues to the sub 20 nm regime, III-V compound semiconductors based High Electron Mobility Transistors (HEMTs) have become promising candidates replacing Si-based devices for future VLSI applications. Also, these III-V compound HEMT have dominated the market with superior performance in terms of high reliability compared to other devices such as silicon nanowires and carbon nanotubes. III-V materials such as InGaAs, InAlAs, and InAs based HEMTs are favorable devices for THz range frequency applications. The choice of a proper channel material (InGaAs sub-channel / InAs composite channel) and optimization of channel thickness (TCH), Barrier thickness(TB) and a gate length (Lg) in HEMT structure create low crystal related lattice defects, improved mobility, high DC, and analog / RF performances.
Die Inhaltsangabe kann sich auf eine andere Ausgabe dieses Titels beziehen.
Anbieter: Revaluation Books, Exeter, Vereinigtes Königreich
Paperback. Zustand: Brand New. 108 pages. 8.66x5.91x0.25 inches. In Stock. Artikel-Nr. zk6200549982
Anzahl: 1 verfügbar
Anbieter: preigu, Osnabrück, Deutschland
Taschenbuch. Zustand: Neu. Performance Analysis of InP Based Hemt Devices in Nano Regime | Advanced device for sub millimeter wave applications | Saravana Kumar R. (u. a.) | Taschenbuch | 108 S. | Englisch | 2020 | LAP LAMBERT Academic Publishing | EAN 9786200549983 | Verantwortliche Person für die EU: BoD - Books on Demand, In de Tarpen 42, 22848 Norderstedt, info[at]bod[dot]de | Anbieter: preigu. Artikel-Nr. 118041992
Anzahl: 5 verfügbar