Electronic applications are currently developed under the reuse-based paradigm. This design methodology presents several advantages for the reduction of the design complexity, but brings new challenges for the test of the final circuit. In this manuscript, the main problems of the test of core-based systems are firstly identified and the current solutions are discussed. Then, two power-aware test planning approaches are proposed aiming at reducing the test costs of a core-based system by means of hardware reuse and integration of the test planning into the design flow. The first approach considers systems whose cores are connected through a functional bus or using a point-to-point model. The second approach considers the systems built upon a network-on-chip (NoC) and proposes the reuse of the NoC infrastructure to test the embedded cores. This book can be useful to students, researchers, DFT practitioners, and VLSI designers that want an overview of the testing of core-based systems and that want to know the basics of the reuse of a network-on-chip as test access mechanism.
Die Inhaltsangabe kann sich auf eine andere Ausgabe dieses Titels beziehen.
Erika Cota got her Doctorate in 2003 from Universidade Federal do Rio Grande do Sul (UFRGS), where she is currently an adjunct professor at the Computer Science Dept. Marcelo Lubaszewski got his PhD in 1994 from INPG, France. He is now an Associate Professor at the Electrical Eng. Dept. at UFRGS. Contact: www.inf.ufrgs.br/~erika.
„Über diesen Titel“ kann sich auf eine andere Ausgabe dieses Titels beziehen.
Anbieter: preigu, Osnabrück, Deutschland
Taschenbuch. Zustand: Neu. Test Planning for Core-based Systems-on-chip | A Reuse-based Approach | Erika Cota | Taschenbuch | Englisch | VDM Verlag Dr. Müller | EAN 9783639124729 | Verantwortliche Person für die EU: preigu GmbH & Co. KG, Lengericher Landstr. 19, 49078 Osnabrück, mail[at]preigu[dot]de | Anbieter: preigu. Artikel-Nr. 101649633
Anzahl: 5 verfügbar